### 19ECE383

# VLSI Design Lab

# System Level Design Report

**Project Title**: Design a 4-bit ALU with ripple-carry adder-based arithmetic and logic unit for XOR, NOT.

#### Name of the Students:

- 1) Abburi Sai Keerthi –BL.EN.U4ECE22002
- 2) B. Asritha Venkata Naga Hasini-BL.EN.U4ECE22010
  - 3) Bommisetty Lakshmi Sowmya-BL.EN.U4ECE22011
    - 4) Megha Elango-BL.EN.U4ECE22035

ECE-A



#### AMRITA SCHOOL OF ENGINEERING

Faculty In-charge: Mr. Vignesh ,Mr. Swaminadhan

**Date of Evaluation:** 29/04/2025

Academic Year: 2024-2025 (Even Semester)

#### Aim:

To design a 4-bit ALU with ripple-carry adder-based arithmetic and logic unit for XOR, NOT.

#### 1)Abstract:

The Arithmetic and Logic Unit (ALU) is a key component of digital systems, responsible for performing arithmetic and logical operations. This project involves the design and implementation of a 4-bit ALU capable of addition, subtraction, XOR, and NOT operations. The ALU accepts two 4-bit binary inputs and a 2-bit control signal to select the desired operation. Arithmetic operations are executed using a 4-bit Ripple-Carry Adder (RCA), while logic operations are performed using basic combinational logic gates. A multiplexer determines the final output based on the control signal.

The ALU design was first implemented in Verilog HDL and functionally verified through simulation in Xilinx Vivado, ensuring correct logical behavior. Subsequently, the project was realized at the transistor level using Cadence Virtuoso, employing CMOS logic gates for physical design. Transistor-level simulation verified timing, functionality, and layout accuracy. Additionally, analysis of power consumption, delay, and area was conducted to assess the design's efficiency for ASIC fabrication.

Successful implementation at both HDL and transistor levels demonstrates the ALU's correctness, modularity, and feasibility for integration into larger digital systems, such as microprocessors and embedded applications.

#### **Tools Used:**

Cadence Virtuoso, Xilinx Vivado 2020.1, Verilog and VHDL, Vivado Simulator, Power Analyzer and Timing Analyzer.

### Theory:

### 2)Introduction

• Importance of ALU in Digital Systems

The Arithmetic and Logic Unit (ALU) is a vital component in every digital processing system, such as microprocessors, microcontrollers, and digital signal processors (DSPs). It is responsible for executing a variety of arithmetic operations (such as addition and subtraction) and logic operations (such as XOR and NOT), enabling complex computational tasks to be carried out efficiently.

The performance and efficiency of an ALU directly impact the speed, power consumption, and functionality of the overall system. Hence, the design and optimization of an ALU are crucial in digital system development.

### Motivation Behind the Project

The primary motivation behind this project is to understand and implement the fundamental principles of digital arithmetic and logic operations both at the behavioral (HDL) and physical (transistor-level) design levels. By implementing the ALU using Verilog HDL, a high-level functional model was created, enabling simulation and verification of logic at the digital abstraction level. To gain deeper insight into how digital circuits are built at the hardware level, the same ALU was also designed and implemented using CMOS logic gates in Cadence Virtuoso, representing real-world transistor-level behavior. This two-level approach helps bridge the gap between functional digital design and physical hardware realization, which is critical for advanced system design and VLSI (Very Large-Scale Integration) understanding.

# Overview of the Two Parts: Verilog-based and CMOS-based ALU Designs

This project consists of two major parts:

- The 4-bit ALU was described using Verilog HDL, implementing basic operations like Addition, Subtraction, XOR, and NOT. A Ripple-Carry Adder (RCA) was used for arithmetic operations, and combinational logic was used for logical functions. The design was simulated and verified using Xilinx Vivado to ensure correct functional behavior.
- To explore the hardware-level realization, the same 4-bit ALU was implemented at the transistor level using Cadence Virtuoso. CMOS logic gates were designed for the required operations, and a schematic-level simulation was performed. This approach allowed analysis of circuit parameters like propagation delay, power consumption, and area, essential for ASIC or VLSI designs.

By combining HDL-based simulation and CMOS-level hardware design, this project offers a complete understanding of digital ALU design from abstraction to physical realization.

The design uses simple combinational logic and a ripple-carry adder, making it hardware-efficient and easy to implement on FPGA or basic digital circuits.

### 3) Verilog HDL Based ALU Design(Vivado):

- 4-bit ALU: Supports arithmetic and logic operations with 4-bit input/output precision.
- Operations: Includes Ripple-Carry Adder (ADD), Subtractor (SUB), XOR, and NOT functions.

A ripple-carry adder consists of a series of full adders. Each full adder adds corresponding bits of two input numbers along with a carry-in from the previous stage.

- The carry output of each full adder is connected to the carry input of the next full adder.
- Because each carry must propagate through each adder, it is called a ripple-carry adder.
- 4-bit RCA: Consists of 4 full adders cascaded to add two 4-bit numbers.

### • Subtractor Implementation:

A subtractor can be built using the same ripple-carry adder structure by inverting the subtrahend (2's complement) and setting the initial carry-in to 1.

#### • 4-bit Subtractor:

For a 4-bit subtractor, the second input (B) is inverted, and the first carry-in is set to 1, effectively performing A - B using 2's complement arithmetic.

Apart from arithmetic operations, an ALU must perform logic operations:

- XOR Operation (Exclusive-OR):
  - Output is HIGH (1) only when the inputs are different.
  - Boolean Expression:

$$Y = A \oplus B$$

- NOT Operation (Complement):
  - Inverts each bit of the input.
  - Boolean Expression:

$$Y = \sim A$$

## **Design Methodology:**

 Functional Block Diagram: The ALU design includes interconnected modules for arithmetic (RCA adder/subtractor) and logic operations (XOR, NOT), controlled by a multiplexer-based selection unit.

### **Verilog Code Snippets:**

```
2)4:1 Multiplexer
Project Summary × Device × ALU_4bit.v × mux2to1.v
                                                    × mux4to1.v *
                                                                                 × ripple_carry_adder1 △ ▶ ≡ ? ☐ 🖸
                                                                  × full_adder.v
 C:/Users/bommisetty sowmya/Downloads/mux4to1.v
 Q 💾 🛧 🥕 Χ 🖺 🛍 🗶 // 🖩 Ω
                                                                                                              0
     include "mux2to1.v"
     // 4:1 Multiplexer using 2:1 Muxes
 3 | module mux4to1(
        input wire a,
         input wire b,
         input wire c,
         input wire d,
 8
         input wire [1:0] sel,
 9
         output wire out
 10 );
11
         wire mux0_out, mux1_out;
12
       mux2to1 mux0(.a(a), .b(b), .sel(sel[0]), .out(mux0_out));
13
         mux2to1 mux1(.a(c), .b(d), .sel(sel[0]), .out(mux1_out));
14
         \verb|mux2to1| mux2(.a(mux0\_out), .b(mux1\_out), .sel(sel[1]), .out(out));\\
15 | endmodule
```

3)Full adder

4) Ripple Carry Adder

```
ct Summary × Device × ALU_4bit.v × mux2to1.v × mux4to1.v × full_adder.v × ripple_carry_adder1.v * > 4 ト 🖹 ? 🗆 🖸
 C:/Users/bommisetty sowmya/Downloads/ripple_carry_adder1.v
 Q 🕍 🛧 🤛 🐰 🖺 🛍 🗶 // 🖩 🗘
                                                                                                             ø
     include "full adder.v"
     // 4-bit Ripple Carry Adder
 3  module ripple_carry_adder1(
        input wire [3:0] A,
         input wire [3:0] B,
        input wire cin,
         output wire [3:0] Sum,
         output wire cout
 9 ;
     wire c1, c2, c3;
 10
 11
     full_adder fa0(.a(A[0]), .b(B[0]), .cin(cin), .sum(Sum[0]), .cout(c1));
 12
         full_adder fal(.a(A[1]), .b(B[1]), .cin(c1), .sum(Sum[1]), .cout(c2));
         full_adder fa2(.a(A[2]), .b(B[2]), .cin(c2), .sum(Sum[2]), .cout(c3));
         full_adder fa3(.a(A[3]), .b(B[3]), .cin(c3), .sum(Sum[3]), .cout(cout));
```

#### 5)4-bit ALU

```
t Summary × Device × ALU_4bit.v * × mux2to1.v × mux4to1.v × full_adder.v × ripple_carry_adder1.v > 4 > 2 7 2
 C:/Users/bommisetty sowmya/Downloads/ALU_4bit.v
 Q 💾 🛧 🥕 🐰 🖺 🛍 🗶 // 🖩 🗘
                                                                                                          Ф
     include "ripple_carry_adder1.v"
     include "mux4to1.v"
     // ALU 4-bit
 4 module ALU_4bit(
        input wire [3:0] A,
         input wire [3:0] B,
        input wire [1:0] sel,
        output reg [3:0] result,
         output reg cout
 10 );
        wire [3:0] add_out;
 11
12
         wire [3:0] sub_out;
13
        wire [3:0] xor_out;
 14
         wire [3:0] not_out;
 15
         wire add cout, sub cout;
```



#### Test Bench:

```
Project Summary × tb_ALU_4bit.v *
C:/Users/bommisetty sowmya/Downloads/tb_ALU_4bit.v
Q 🔛 ← → X 🗈 🗈 X // 🞟 ♀
     `timescale 1ns / 1ps
 2 
module tb_ALU_4bit;
        // Inputs
        reg [3:0] A;
        reg [3:0] B;
        reg [1:0] sel;
 6
 7
        // Outputs
 8
        wire [3:0] result;
 9
         wire cout;
10
         // Instantiate the Unit Under Test (UUT)
11
        ALU_4bit uut (
12
            .A(A),
13
            .B(B),
            .sel(sel),
14
15
            .result(result),
16
            .cout (cout)
17
        );
```

```
Project Summary × tb_ALU_4bit.v * ×
C:/Users/bommisetty sowmya/Downloads/tb_ALU_4bit.v
Q | ■ | ♣ | ▶ | ¾ | ■ | ■ | X | // | ■ | Q |
18 🖨
         initial begin
19
            // Initialize Inputs
            A = 4'b0000;
20
21
            B = 4'b0000;
22
            sel = 2'b00;
23
            // Wait 100 ns for global reset to finish
            #100;
24
25
             // Add stimulus here
             // Test case 1: Addition (3 + 5)
27
            A = 4'b0011;
             B = 4'b0101;
28
29
             sel = 2'b00;
30
             #100;
31 🖨
             // Test case 2: Addition with carry (15 + 1)
32 🖨
             A = 4'b1111;
33
             B = 4'b0001;
             sel = 2'b00;
```

```
Project Summary × tb_ALU_4bit.v * ×
C:/Users/bommisetty sowmya/Downloads/tb_ALU_4bit.v
    Q.
35
            #100;
36
            // Test case 3: Subtraction (10 - 5)
            A = 4'b1010;
37
            B = 4'b0101;
38
            sel = 2'b01;
39
40
            #100;
41
            // Test case 4: Subtraction (5 - 10)
            A = 4'b0101;
42
            B = 4'b1010;
43
            sel = 2'b01;
44
            #100;
45
46
            // Test case 5: XOR
47
            A = 4'b1100;
48
            B = 4'b1010;
49
            sel = 2'b10;
50
            #100;
51
            // Test case 6: NOT
```

```
52
            A = 4'b1010;
53
            B = 4'b0000; // B doesn't matter for NOT
54
           sel = 2'b11;
55
           #100;
56
          // Finish simulation
57
           $finish;
58 🗇
        end
59
       // Monitor the results
60 🖨
        initial begin
            $monitor("Time=%0t: A=%4b B=%4b sel=%2b | Result=%4b Cout=%1b",
61
62
                    $time, A, B, sel, result, cout);
63 end
64 \ominus endmodule
```

#### Simulation Results:



The simulation verifies the 4-bit ALU performing addition, subtraction, XOR, and NOT operations based on selection inputs. The result and cout outputs match expected values, confirming correct ALU functionality.

#### **Schematic:**



# • Synthesis Results:

#### 1)Area Utilisation



#### 2)Power



3)Timing



# • CMOS Circuit Level ALU Design(Cadence):

Design Approach:

• Full Adder and MUX using Pass-Transistor Logic in Cadence Virtuoso through transient analysis.

## **Simulation Results:**

# 4:1 MUX (using 2:1 MUX)



## XOR gate



# Inverter



Ripple Carry Adder



Subtractor



# 4-bit ALU:





## **Simulation Result:**





# **Comparative Analysis:**

| Aspect                   | CMOS Design (Transistor-Level)                  | Verilog Design (RTL-Level)                            |
|--------------------------|-------------------------------------------------|-------------------------------------------------------|
| Abstraction<br>Level     | Very low (detailed control at transistor level) | High (describes logic behavior, not hardware details) |
| Design Time              | Slow and complex (manual, detailed work)        | Fast and efficient (automatic synthesis possible)     |
| Optimization             | Highly optimized for power, area, and speed     | Limited optimization, relies on synthesis tools       |
| Debugging & Verification | Difficult (waveforms, manual checking)          | Easier (testbenches, simulation at functional level)  |

## **Challenges faced:**

- Simulation issues were resolved by adjusting tool settings.
- Wrong outputs were corrected by carefully checking and fixing circuit connections.
- Tool errors were solved by reinstalling necessary files and properly setting up paths.

### **Conclusion:**

- Successfully designed and simulated 4-bit ALU blocks (XOR, NOT, RCA, Subtractor, MUX) at both transistor (CMOS) and RTL (Verilog) levels.
- Verified correct functionality through transient analysis in CMOS and behavioral simulation in Verilog.
- Understood trade-offs between transistor-level accuracy (CMOS) and faster design time (Verilog).
- Future work can extend the ALU to include pipelining, more operations, and power optimization.